사업성과 BK21 FOUR 산업혁신 애널리틱스 교육연구단

논문

2025 Capacity Estimation for Semiconductor Wafer Fabrication Facilities via an Optimization Model Based on Flexible Lead Times

페이지 정보

작성자 관리자 작성일 25-10-14 11:15

본문

Author
Sungwon Hong, Younsoo Lee, Kyungsik Lee
Journal
IEEE Transactions on Semiconductor Manufacturing
Vol
38(2)
Page
292-310
Year
2025

Abstract

In this paper, we consider the problem of production capacity estimation for a semiconductor wafer fabrication facility. Capacity estimation involves determining the maximum achievable throughput of a wafer fabrication facility during a given planning horizon in consideration of both product mix and target cycle time. The wafer fabrication facility (fab) is one of the most complex production systems, consisting of hundreds of process steps for each product as well as thousands of processing machines and re-entrant process flows wherein products must visit the same workcenter multiple times. In this regard, estimating production capacity by modeling the wafer manufacturing process is a challenging problem. To properly capture the dynamics of the process, we propose a flexible-lead-time-based optimization model that considers both the state of work-in-process (WIP) over time and the relationship between WIP levels and lead times. The results of simulation experiments using a real-sized instance demonstrate the advantages of the proposed model over existing alternatives.